Title :
Test and debug strategy for TSMC CoWoS™ stacking process based heterogeneous 3D IC: A silicon case study
Author :
Goel, Sandeep Kumar ; Adham, Saman ; Min-Jer Wang ; Ji-Jan Chen ; Tze-Chiang Huang ; Mehta, A. ; Lee, Fred ; Chickermane, V. ; Keller, B. ; Valind, Thomas ; Mukherjee, Sayan ; Sood, Neeraj ; Jeongho Cho ; Lee, Hae ; Jungi Choi ; Sangdoo Kim
Author_Institution :
TSMC, San Jose, CA, USA
Abstract :
Recent advances in semiconductor process technology especially interconnects using Through Silicon Vias (TSVs) enable the heterogeneous system integration where dies are implemented in dedicated, optimized process technologies and stacked in a 3D form. TSMC has developed the CoWoS™ (Chip on Wafer on Substrate) process as a design paradigm to assemble silicon interposer-based 3D ICs. To reach quality requirements for volume production, several test challenges related to 3D ICs need to be addressed. This paper describes the test and debug strategy used in designing a CoWoS™ based stacked IC. The 3D design presented in the paper contains three heterogeneous dies (a logic, a DRAM, and a JEDEC Wide-I/O compliant DRAM) stacked on the top of a passive interposer. For passive interposer testing, a novel test methodology called Pretty-Good-Die (PGD) test is presented, while for inter-die test, a novel scalable multi-tower 3D DFT architecture is presented. Silicon results show that most of the test challenges can be solved efficiently if planned properly; and 3D ICs are reality and not a fiction anymore.
Keywords :
DRAM chips; elemental semiconductors; integrated circuit design; integrated circuit testing; integrated logic circuits; silicon; three-dimensional integrated circuits; 3D design; JEDEC wide-I/O compliant DRAM; PGD test; Si; TSMC CoWoS stacking process; TSVs; chip on wafer on substrate; debug strategy; heterogeneous 3D IC; heterogeneous dies; heterogeneous system integration; interdie test; logic IC; passive interposer testing; pretty-good-die test; scalable multi-tower 3D DFT architecture; semiconductor process technology; silicon case study; silicon interposer-based 3D ICs; test methodology; test strategy; through silicon vias; volume production; Discrete Fourier transforms; Poles and towers; Random access memory; Silicon; Stacking; System-on-chip; Three-dimensional displays;
Conference_Titel :
Test Conference (ITC), 2013 IEEE International
Conference_Location :
Anaheim, CA
DOI :
10.1109/TEST.2013.6651893