Title :
Extended instructions for the AES cryptography and their efficient implementation
Author :
Nadehara, Kouhei ; Ikekawa, Masao ; Kuroda, Ichiro
Author_Institution :
Media & Inf. Res. Labs., NEC Corp., Kawasaki, Japan
Abstract :
In this paper, extended instructions for the advanced encryption standard (AES) cryptography acceleration in embedded processors and efficient implementation of these instructions are presented. These AES instructions generate four elements in single-instruction, multiple-data format from each input of an AES state. The instruction count for 128-bit key AES encryption can be reduced from 688 to 340 per 128-bit block by using the proposed AES instructions. The execution unit for the AES instructions can be implemented efficiently with a single 2-Kbit table and four small multipliers. The capacity of the table has been reduced to 1/32, compared to that of a conventional fast software algorithm. The AES instructions enable embedded processors for low-cost network equipment to have cryptographic capability with minimal modification.
Keywords :
cryptography; instruction sets; microprocessor chips; 128 bit; 2 Kbit; AES cryptography extended instructions; advanced encryption standard; data table; embedded processor cryptography acceleration; instruction execution unit; multipliers; single-instruction multiple-data format; Acceleration; Cryptography; Hardware; Laboratories; National electric code; Operating systems; Protection; Registers; Software algorithms; Virtual private networks;
Conference_Titel :
Signal Processing Systems, 2004. SIPS 2004. IEEE Workshop on
Print_ISBN :
0-7803-8504-7
DOI :
10.1109/SIPS.2004.1363041