Title :
On the reuse of read and write assist circuits to improve test efficiency in low-power SRAMs
Author :
Zordan, L.B. ; Bosio, A. ; Dilillo, L. ; Girard, P. ; Todri, A. ; Virazel, A. ; Badereddine, N.
Author_Institution :
LIRMM, Univ. Montpellier II, Montpellier, France
Abstract :
Read and write assist techniques are widely adopted to allow voltage scaling in low-power SRAMs. In particular, this paper analyzes two assist techniques: word line level reduction and negative bit line boost. The analyzed assist techniques improve read stability and write margin of core-cells when the SRAM operates at a lowered supply voltage. In this work, we investigate the impact of such assist techniques on the faulty behavior of low-power SRAMs. This analysis is based on extensive injection of resistive-open and resistive-bridging defects in core-cells of a commercial low-power SRAM. Our study determines the most stressful configuration of assist circuits to detect each faulty behavior induced by injected defects. We show that, by applying most stressful configurations of assist circuits during test phase, defect coverage can be increased up to 89% w.r.t. test solutions that do not exploit assist circuits. Based on this analysis, we present an efficient test solution that exploits the configuration of assist circuits as a parameter to maximize the detection of studied defects, while reducing time complexity up to 73% w.r.t. test flows using state-of-the-art test algorithms.
Keywords :
SRAM chips; circuit complexity; integrated circuit testing; low-power electronics; core-cell write margin; defect coverage; faulty behavior detection; low-power SRAM; negative bit line boost; read stability; read-write assist circuits; read-write assist technique; resistive-bridging defect; resistive-open defect; test efficiency; time complexity reduction; voltage scaling; word line level reduction; Arrays; Circuit faults; Power demand; Random access memory; Resistance; Transistors; Voltage measurement;
Conference_Titel :
Test Conference (ITC), 2013 IEEE International
Conference_Location :
Anaheim, CA
DOI :
10.1109/TEST.2013.6651927