DocumentCode :
2012272
Title :
Improving Bandwidth while Managing Phase Noise and Spurs in Fractional-N PLL
Author :
Pu, Xiao ; Thomsen, Axel ; Abraham, Jacob
Author_Institution :
Univ. of Texas at Austin, Austin, TX
fYear :
2008
fDate :
7-9 April 2008
Firstpage :
168
Lastpage :
172
Abstract :
The loop bandwidth of fractional-N PLL is a desirable parameter for many wireless communication applications. To improve bandwidth design tradeoffs must be made among different circuit blocks. The key to successful implementation of a wideband fractional-N synthesizer is in managing jitter and spurious performance. In this paper we compare several techniques for bandwidth enhancement including an improved version of one recently proposed by the authors. Circuits that suppress fractional spurs along the signal path are discussed. Simulations results from Matlab/Simulink are also presented.
Keywords :
phase locked loops; phase noise; bandwidth enhancement; fractional-N PLL; jitter; loop bandwidth; phase noise; wideband fractional-N synthesizer; wireless communication; 1f noise; Bandwidth; Circuits; Clocks; Filters; Frequency; Noise cancellation; Phase locked loops; Phase noise; Quantization; PLL; bandwidth; fractional-N; frequency synthesizer; phase noise; spurs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
Type :
conf
DOI :
10.1109/ISVLSI.2008.47
Filename :
4556789
Link To Document :
بازگشت