• DocumentCode
    2012330
  • Title

    Low-power design of finite field multipliers for wireless applications

  • Author

    Wassal, A.G. ; Hassan, M.A. ; Elmasry, M.I.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
  • fYear
    1998
  • fDate
    19-21 Feb 1998
  • Firstpage
    19
  • Lastpage
    25
  • Abstract
    Unlike most research involving finite field multipliers, this work targets a low-power multiplier through the application of various power reduction techniques to different types of multipliers and comparing their power consumption among other factors, rather than comparing complexity measures such as gate count or area. Gate count is used as a starting point to choose potential architectures, namely, polynomial and normal basis architectures. Power reduction techniques employed are mainly concerned with architecture- and logic-level low-power techniques. They include supply voltage reduction, power cost estimations, using low-power logic families and pipelining
  • Keywords
    CMOS logic circuits; channel coding; cryptography; digital arithmetic; multiplying circuits; pipeline processing; finite field multipliers; gate count; logic-level low-power techniques; low-power multiplier; normal basis architectures; pipelining; polynomial architectures; power consumption; power reduction techniques; supply voltage reduction; wireless applications; Area measurement; Costs; Energy consumption; Galois fields; Logic; Pipeline processing; Polynomials; Power measurement; Power supplies; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI, 1998. Proceedings of the 8th Great Lakes Symposium on
  • Conference_Location
    Lafayette, LA
  • ISSN
    1066-1395
  • Print_ISBN
    0-8186-8409-7
  • Type

    conf

  • DOI
    10.1109/GLSV.1998.665193
  • Filename
    665193