Title :
Variability aware cell library optimization for reliable sub-threshold operation
Author :
Gemmeke, Tobias ; Ashouei, Maryam
Author_Institution :
Holst Center, imec, Eindhoven, Netherlands
Abstract :
Standard cell libraries are designed focusing on the best performance-area trade-off for a technology at nominal supply. Scaling supply voltages emphasizes the effects of systematic or random variation. We revisit existing approaches and present two new design points in standard CMOS that target variability hardened standard cells integrated into the digital design flow. They are optimized for dynamic and stand-by power, respectively. A speed-up from 1.4 to more than 3x is achieved on cell level. These gains are preserved in the example of an FIR filter while even improving in energy efficiency. The analysis and design has been performed in a low-power 40nm CMOS technology.
Keywords :
CMOS digital integrated circuits; FIR filters; integrated circuit design; low-power electronics; CMOS; FIR filter; design point; digital design flow; energy efficiency; size 40 nm; standard cell library; subthreshold operation; supply voltage scaling; variability aware cell library optimization; Capacitance; Computer architecture; Fingers; Libraries; Logic gates; Microprocessors; Standards; Nanometer Technologie; Near-threshold design; Standard-cell Design; Sub-threshold Logic; Ultra-Low Power; Variability;
Conference_Titel :
Solid-State Device Research Conference (ESSDERC), 2012 Proceedings of the European
Conference_Location :
Bordeaux
Print_ISBN :
978-1-4673-1707-8
Electronic_ISBN :
1930-8876
DOI :
10.1109/ESSDERC.2012.6343333