• DocumentCode
    2012854
  • Title

    Hermes-GLP: A GALS Network on Chip Router with Power Control Techniques

  • Author

    Pontes, Julian ; Moreira, Matheus ; Soares, Rafael ; Calazans, Ney

  • Author_Institution
    Fac. of Inf., PUCRS, Porto Alegre
  • fYear
    2008
  • fDate
    7-9 April 2008
  • Firstpage
    347
  • Lastpage
    352
  • Abstract
    The evolution of deep submicron technologies allows the development of increasingly complex Systems on a Chip (SoC). However, this evolution is rendering less viable some well-established design practices. Examples are the use of multi-point communication architectures (e. g. busses) and designing fully synchronous systems. In addition, power dissipation is becoming one of the main design concerns due e. g. to the increasing use of mobile products. An alternative to overcome such problems is adopting Networks on Chip (NoCs) communication architectures supporting globally asynchronous locally synchronous (GALS) system design. This work proposes a GALS router with associated power control techniques, which enables low power SoC design. This is in contrast with previous works which centered attention in power reduction of SoC processing elements instead. The paper describes the asynchronous communication interface and the employed power control mechanism. The results obtained from simulation at the RTL level with timing show that, even when submitted to large rates of traffic injection, the proposed NoC displays a significant reduction in switching activity and consequently in power dissipation.
  • Keywords
    asynchronous circuits; integrated circuit design; logic design; low-power electronics; network routing; network-on-chip; GALS system design; Hermes-GLP GALS network-on-chip router; NoC communication architectures; globally asynchronous locally synchronous system; low power SoC design; power control techniques; Asynchronous communication; Communication system traffic control; Displays; Mobile communication; Network-on-a-chip; Power control; Power dissipation; System-on-a-chip; Timing; Traffic control; Dynamic Frequency Scaling; Globally Asynchronous Locally Synchronous; Network on Chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
  • Conference_Location
    Montpellier
  • Print_ISBN
    978-0-7695-3291-2
  • Electronic_ISBN
    978-0-7695-3170-0
  • Type

    conf

  • DOI
    10.1109/ISVLSI.2008.90
  • Filename
    4556819