DocumentCode :
2012877
Title :
A comparative analysis of tunneling FET circuit switching characteristics and SRAM stability and performance
Author :
Yin-Nien Chen ; Ming-Long Fan ; Pi-Ho Hu ; Ming-Fu Tsai ; Chia-Hao Pao ; Pin Su ; Ching-Te Chuang
fYear :
2012
fDate :
17-21 Sept. 2012
Firstpage :
157
Lastpage :
160
Abstract :
With steep sub-threshold slope, tunneling FETs (TFETs) are promising candidates for ultra-low voltage operation, achieving low leakage current and superior performance compared with the conventional MOSFETs. However, the broad soft transition region in the Id-Vgs characteristics, where Id increases slowly to reach saturation following the steep slope region, results in large crossover region/current in an inverter, thus degrading the Hold/Read Static Noise Margin (H/RSNM) of TFET SRAMs. The Write-ability and Write Static Noise Margin (WSNM) of TFET SRAMs are constrained by the uni-directional conduction characteristics caused by the asymmetric source-drain structure and large cross-over contention of the Write access transistor and the holding transistor. In this paper, we present a detailed analysis of TFET circuit switching characteristics/performance and compare the stability/performance of several TFET SRAM cells using atomistic TCAD mixed-mode simulations. A robust 7T Driver-Less (DL) TFET SRAM cell is proposed. The proposed 7T DL TFET SRAM cell, with decoupled Read current path from cell storage node and push-pull Write action with asymmetrical raised-cell-virtual-ground Write-assist, provides significant improvement in Read/Write stability and performance.
Keywords :
MOSFET; SRAM chips; field effect transistors; leakage currents; low-power electronics; technology CAD (electronics); H/RSNM; MOSFET; SRAM stability; TFET SRAM; TFET circuit switching; WSNM; asymmetric source-drain structure; asymmetrical raised-cell-virtual-ground; atomistic TCAD mixed-mode simulations; cell storage node; cross-over contention; decoupled read current path; hold-read static noise margin; holding transistor; low leakage current; push-pull write action; tunneling FET circuit switching; ultra-low voltage operation; uni-directional conduction; write access transistor; write static noise margin; write-ability; Circuit stability; Inverters; MOSFETs; Random access memory; Tunneling; Wireless sensor networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Device Research Conference (ESSDERC), 2012 Proceedings of the European
Conference_Location :
Bordeaux
ISSN :
1930-8876
Print_ISBN :
978-1-4673-1707-8
Electronic_ISBN :
1930-8876
Type :
conf
DOI :
10.1109/ESSDERC.2012.6343357
Filename :
6343357
Link To Document :
بازگشت