Title :
Standard Cell Like Via-Configurable Logic Block for Structured ASICs
Author :
Li, Mei-Chen ; Tung, Hui-Hsiang ; Lai, Chien-Chung ; Lin, Rung-Bin
Author_Institution :
Comput. Sci. & Eng., Yuan Ze Univ., Chungli
Abstract :
A structured ASIC has some arrays of pre-fabricated yet configurable logic blocks (CLBs) with/without a regular routing fabric. In this paper, we propose a standard cell like via-configurable logic block (VCLB). We design a 0.18 um standard cell library based on our VCLB and establish a design flow using as many commercial tools as possible. We also propose a method to evaluate the viability of a structured ASIC fabric. Our structured ASIC fabric with programmable metals for routing achieves a delay of 2.7 times, an area of 3 times, and a power of 1.5 times that attained by the designs using a commercial cell library.
Keywords :
application specific integrated circuits; integrated logic circuits; logic design; cell library; size 0.18 micron; structured ASIC; via-configurable logic block; Application specific integrated circuits; Costs; Fabrics; Field programmable gate arrays; Flip-flops; Libraries; Logic arrays; Logic functions; Programmable logic arrays; Routing; Programmable logic; Regular fabric; Standard cell; Structured ASIC; VLSI;
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
DOI :
10.1109/ISVLSI.2008.50