DocumentCode :
2013054
Title :
Versatile and Efficient Techniques for Speeding-Up Circuit Level Simulated Fault-Injection Campaigns
Author :
Sheng, Weiguang ; Xiao, Liyi ; Mao, Zhigang
Author_Institution :
Harbin Inst. of Technol., Harbin, China
fYear :
2008
fDate :
15-17 Dec. 2008
Firstpage :
17
Lastpage :
23
Abstract :
Fault injection in circuit level has proved to be cumbersome and time-consuming when employed to characterize the soft error sensitivity of digital circuits, hence new generation of CAD tool is required to automate the faults insertion and the validation of soft error mitigation mechanisms of the circuits. This paper outlines the characteristics of a new fault-injection platform HSECT-SPI (HIT Soft Error Characterization Toolkit-Spice Based) and its evaluation in some benchmark circuits implemented with distinct processes and soft error hardening techniques. It also details some techniques devised and implemented within the platform to automate and speed-up the circuit level fault-injection experiments. Experimental results are provided, showing that the platform is efficient, accurate and can direct the design of soft error immune circuits with at least three orders of magnitudes speed gain.
Keywords :
circuit CAD; digital circuits; CAD tool; HIT soft error characterization toolkit-Spice based; benchmark circuits; circuit level; digital circuits; fault-injection campaigns; faults insertion; soft error hardening techniques; soft error mitigation mechanisms; Character generation; Circuit faults; Circuit simulation; Computational modeling; Digital circuits; Error correction; Integrated circuit reliability; Latches; Registers; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable Computing, 2008. PRDC '08. 14th IEEE Pacific Rim International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-0-7695-3448-0
Electronic_ISBN :
978-0-7695-3448-0
Type :
conf
DOI :
10.1109/PRDC.2008.9
Filename :
4725274
Link To Document :
بازگشت