Title :
Cache Power Reduction in Presence of Within-Die Delay Variation Using Spare Ways
Author :
Goudarzi, Maziar ; Matsumura, Tadayuki ; Ishihara, Tohru
Author_Institution :
Kyushu Univ., Fukuoka
Abstract :
The share of leakage in cache power consumption increases with technology scaling. Choosing a higher threshold voltage (Vth) and/or gate-oxide thickness(Tox) for cache transistors improves leakage, but impacts cell delay. We show that due to uncorrelated random within-die delay variation, only some (not all)of cells actually violate the cache delay after the above change. We propose to add a spare cache way to replace delay-violating cache-lines separately in each cache-set. By SPICE and gate-level simulations in a commercial 90 nm process, we show that choosing higher Vth, Tox and adding one spare way to a 4-way 16 KB cache reduces leakage power by 42%, which depending on the share of leakage in total cache power, gives up to 22.59% and 41.37% reduction of total energy respectively in L1 instruction- and L2 unified-cache with a negligible delay penalty, but without sacrificing cache capacity or timing-yield.
Keywords :
SPICE; cache storage; leakage currents; SPICE; cache capacity; cache power reduction; cache transistors; gate-level simulation; gate-oxide thickness; spare ways; technology scaling; threshold voltage; timing yield; within-die delay variation; Cache memory; Delay; Energy consumption; Field programmable gate arrays; Logic; Random access memory; SPICE; Threshold voltage; Timing; Very large scale integration; Cache; Delay variation; Leakage; Leakage reduction; Spare way; Way scaling; Within-die variation;
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
DOI :
10.1109/ISVLSI.2008.19