DocumentCode :
2013342
Title :
Simultaneous Gate Sizing and Skew Scheduling to Statistical Yield Improvement
Author :
Mirsaeedi, Minoo ; Zamani, Morteza Saheb ; Saeedi, Mehdi
Author_Institution :
Comput. Eng. Dept., Amirkabir Univ. of Technol., Tehran
fYear :
2008
fDate :
7-9 April 2008
Firstpage :
467
Lastpage :
470
Abstract :
It has been shown that several process parameters encounter variation in the DSM era. Consequently, several techniques, such as statistical gate sizing and clock skew scheduling, have been proposed to enhance yield loss. In this work, we propose an integrated statistical framework for gate sizing and skew scheduling in order to minimize yield loss and area cost. While traditional separate methods lead to very sub-optimal solutions in some cases, this paper shows that by considering the two problems in one stage, less yield loss and smaller area is achievable Experiments demonstrate that on average 25% area cost reduction can be obtained by the unified combinational-sequential optimization compared to the conventional one.
Keywords :
logic gates; scheduling; statistical analysis; timing circuits; clock skew scheduling; combinational-sequential optimization; simultaneous gate sizing; statistical yield improvement; yield loss; Capacitors; Circuits; Clocks; Costs; Delay; Design optimization; Optimization methods; Performance loss; Processor scheduling; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
Type :
conf
DOI :
10.1109/ISVLSI.2008.69
Filename :
4556842
Link To Document :
بازگشت