DocumentCode
2013386
Title
An array-based Chip Lifetime Predictor macro for gate dielectric failures in core and IO FETs
Author
Jain, Pulkit ; Keane, John ; Kim, Chris H.
Author_Institution
Univ. of Minnesota, Minneapolis, MN, USA
fYear
2012
fDate
17-21 Sept. 2012
Firstpage
262
Lastpage
265
Abstract
A comprehensive Chip LIfetime Predictor (CLIP) macro for automatically characterizing gate dielectric failure reduces the stress time and silicon area by a factor proportional to the number of FETs to be tested. A flexible DUT cell that can be stressed in isolation without thicker tox FETs to 4 times supply voltage, enables accurate lifetime prediction under different ON and OFF state dielectric breakdown modes for both low voltage core and high voltage IO devices.
Keywords
electric breakdown; field effect transistors; CLIP; IO FET; array-based chip lifetime predictor macro; core FET; dielectric breakdown; flexible DUT cell; gate dielectric failures; Electric breakdown; FETs; Logic gates; Reliability; Stress; Temperature measurement; Voltage measurement;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Device Research Conference (ESSDERC), 2012 Proceedings of the European
Conference_Location
Bordeaux
ISSN
1930-8876
Print_ISBN
978-1-4673-1707-8
Electronic_ISBN
1930-8876
Type
conf
DOI
10.1109/ESSDERC.2012.6343383
Filename
6343383
Link To Document