DocumentCode :
2013962
Title :
A Novel and Unified Digital IC Design and Automation Methodology with Reduced NRE Cost and Time-to-Market
Author :
Reddy, Basireddy Karunakar ; Sabbavarapu, Srinivas ; Gupta, Kunal ; Prabhat, Rayapati ; Acharyya, Amit ; Shafik, Rishad Ahmed ; Mathew, Jinesh
Author_Institution :
Indian Inst. of Technol. Hyderabad, Hyderabad, India
fYear :
2013
fDate :
10-12 Dec. 2013
Firstpage :
36
Lastpage :
40
Abstract :
Conventional digital IC computer-aided design (CAD) and automation flow incorporates hierarchical methodology following the Gajski Chart. Such methodology uses separate front end and backend CAD tools in complex and incremental steps, incurring increased design time and higher non-recurring engineering (NRE) costs. In this paper, we propose a novel and unified methodology merging the front end and backend without requiring the front end CAD tool usage. Moreover, the complexity of hierarchical design steps is drastically reduced by mapping the input register-transfer level (RTL) description directly to their corresponding physical designs, derived using the existing CAD tools and stored in pre-computed technology libraries. To reduce the size and storage of these libraries, negation-permutation-negation (NPN) classes have been used throughout. As a result, our proposed methodology offers advantages in terms of significantly reduced NRE costs and time-to-market. To demonstrate these advantages, extensive case studies have been carried out using benchmark circuits. Our experimental results and analysis show that these advantages achieved without limiting our methodology to number of input variables in a function using precomputed technology libraries with 1030 circuits only.
Keywords :
digital integrated circuits; integrated circuit design; logic CAD; Gajski chart; NPN; automation flow; automation methodology; benchmark circuits; digital IC computer-aided design; front end CAD tool; hierarchical design; negation-permutation-negation classes; nonrecurring engineering cost; register-transfer level description; time-to-market; unified digital integrated circuit design; Design automation; Design methodology; Input variables; Integrated circuits; Libraries; Routing; Runtime; And-invert-graph (AIG); Boolean matching; Logic synthesis; Negation-permutation-negation class; Physical design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2013 International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-0-7695-5143-2
Type :
conf
DOI :
10.1109/ISED.2013.14
Filename :
6808637
Link To Document :
بازگشت