Title :
Low Power and Robust Binary Tree SRAM Design for Embedded Systems
Author :
Luo Sun ; Mathew, Jinesh ; Shafik, Rishad Ahmed ; Pradhan, D.K.
Author_Institution :
Dept. of Comput. Sci., Univ. of Bristol, Bristol, UK
Abstract :
Low power consumption is a prime design requirement for modern embedded systems memories. However, low power design of these memories is highly challenging due to conflicting design requirements of high-performance and robustness under process-voltage-temperature (PVT) variations. In this paper, we propose a novel low power high-performance static random access memory (LPSRAM) design. In our proposed LPSRAM design, we divide the SRAM subsystem into modules, with inter-module connections organized in a binary tree. We show that due to such organization LPSRAM can benefit from low power consumption and dynamic reconfiguration during normal operational mode. Moreover, during test mode most of the SRAM cells can be switched off to provide with substantial leakage power reduction. We formulate the energy and read/write performance models of the proposed memory design, which are then substantiated and validated through a number of experiments using CAD tools and HSPICE simulations. We show that LPSRAM can significantly reduce power consumption (by up to 30% in normal operational mode and by approximately 90%during test mode) when compared with traditional SRAM designs at the expense of reasonable area overheads. Furthermore, we demonstrate that due to efficient switching architecture LPSRA Moffers better robustness under process variations, while retaining high performance.
Keywords :
SPICE; SRAM chips; embedded systems; integrated circuit design; logic CAD; low-power electronics; CAD tools; HSPICE simulation; area overhead; dynamic reconfiguration; embedded systems memory; energy model; low power SRAM design; process voltage-temperature variation; read performance model; robust binary tree SRAM design; static random access memory; write performance model; Analytical models; Delays; Memory management; Power demand; Random access memory; Robustness; Switches; Low Power; Process Variation; Robustness; SRAM Design; Tree Structure;
Conference_Titel :
Electronic System Design (ISED), 2013 International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-0-7695-5143-2
DOI :
10.1109/ISED.2013.24