DocumentCode
2014576
Title
Hidden Markov and independence models with patterns for sequential BIST
Author
Bréhélin, Laurent ; Gascuel, Olivier ; Caraux, Gilles ; Girard, Patrick ; Landrault, Christian
Author_Institution
Lab. d´´Inf., de Robotique et de Microelectron., Univ. des Sci. et Tech. du Languedoc, Montpellier, France
fYear
2000
fDate
2000
Firstpage
359
Lastpage
367
Abstract
We propose a novel BIST technique for non-scan sequential circuits which does not modify the circuit under test. It uses a learning algorithm to build a hardware test sequence generator capable of reproducing the essential features of a set of precomputed deterministic test sequences. We use for this purpose two new models called hidden Markov model with patterns and independence model with patterns. Compared to existing methods, the proposed technique exhibits a very high fault coverage, including performance testing, at the expense of a low silicon area overhead
Keywords
automatic test pattern generation; built-in self test; fault diagnosis; hidden Markov models; learning systems; logic testing; sequential circuits; circuit under test; fault coverage; hardware test sequence generator; hidden Markov model; independence model; learning algorithm; nonscan sequential circuits; performance testing; precomputed deterministic test sequences; sequential BIST; silicon area overhead; Built-in self-test; Circuit faults; Circuit testing; Costs; Flip-flops; Hidden Markov models; Pattern analysis; Sequential circuits; System testing; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Test Symposium, 2000. Proceedings. 18th IEEE
Conference_Location
Montreal, Que.
ISSN
1093-0167
Print_ISBN
0-7695-0613-5
Type
conf
DOI
10.1109/VTEST.2000.843866
Filename
843866
Link To Document