DocumentCode :
2014604
Title :
Reducing test application time for built-in-self-test test pattern generators
Author :
Hamzaoglu, Ilker ; Patel, Janak H.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
2000
fDate :
2000
Firstpage :
369
Lastpage :
375
Abstract :
This paper presents a new technique, called C-compatibility, for reducing the test application time of the counter-based exhaustive built-in-self-test (BIST) test pattern generators. This technique reduces the test application time by reducing the size of the binary counter used in the test pattern generators. We have incorporated the synthesis algorithm for synthesizing BIST test pattern generators using the C-compatibility technique into ATOM, an advanced ATPG system for combinational circuits. The experimental results showed that the test pattern generators synthesized using this technique for the ISCAS 85 and full scan versions of the ISCAS 89 benchmark circuits achieve 100% stuck-at fault coverage in much smaller test application time than the previously published counter-based exhaustive BIST pattern generators
Keywords :
automatic test pattern generation; built-in self test; combinational circuits; counting circuits; fault diagnosis; ATOM; C-compatibility; ISCAS 85; ISCAS 89; benchmark circuits; binary counter; built-in-self-test test pattern generators; combinational circuits; full scan versions; stuck-at fault coverage; synthesis algorithm; test application time; test pattern generators; Benchmark testing; Built-in self-test; Circuit faults; Circuit synthesis; Circuit testing; Combinational circuits; Counting circuits; Logic testing; Semiconductor device testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2000. Proceedings. 18th IEEE
Conference_Location :
Montreal, Que.
ISSN :
1093-0167
Print_ISBN :
0-7695-0613-5
Type :
conf
DOI :
10.1109/VTEST.2000.843867
Filename :
843867
Link To Document :
بازگشت