Title :
A QPLL-timed direct-RF sampling band-pass ΣΔ ADC with a 1.2 GHz tuning range in 0.13 µm CMOS
Author :
Gupta, Subhanshu ; Gangopadhyay, Daibashish ; Lakdawala, Hasnain ; Rudell, Jacques C. ; Allstot, David J.
Author_Institution :
Univ. of Washington, Seattle, WA, USA
Abstract :
A direct-RF sampled band-pass ΣΔ modulator enables reconfigurable RF A/D conversion. It features a programmable narrow-band Q-enhanced low-noise amplifier and a phase-locked loop implemented using a low-phase-noise injection-locked harmonic-filtering quadrature voltage-controlled oscillator. The quadrature outputs of the PLL provide phase synchronization between a raised-cosine DAC and the quantizer. The three-tap raised-cosine finite-impulse response filter is embedded in the RF DAC. A complete sampling receiver demonstrates progress towards Software-Defined Radio (SDR) applications. Implemented in 0.13 μm CMOS, it consumes 41 mW and achieves maximum SNDR values of 50 dB, 46 dB and 40 dB over a 1 MHz bandwidth with 796.5 MHz, 1.001 GHz and 1.924 GHz input carrier frequencies. The measured PLL phase noise is -113 dBc/Hz at an offset frequency of 1 MHz with a -74.5 dBc carrier-reference spur; the RMS period jitter is 1.38 ps at 3.2 GHz.
Keywords :
CMOS integrated circuits; FIR filters; UHF filters; UHF integrated circuits; UHF oscillators; analogue-digital conversion; band-pass filters; delta-sigma modulation; harmonic oscillators (circuits); injection locked oscillators; low noise amplifiers; phase locked loops; phase noise; software radio; synchronisation; voltage-controlled oscillators; CMOS process; PLL phase noise; QPLL-timed direct-RF sampling band-pass ΣΔ ADC; RF DAC; RMS period jitter; bandwidth 1 MHz; carrier-reference spur; frequency 1.001 GHz; frequency 1.2 GHz; frequency 1.924 GHz; frequency 3.2 GHz; frequency 796.5 MHz; harmonic-filtering quadrature voltage-controlled oscillator; low-phase-noise injection-locked oscillator; phase synchronization; phase-locked loop; power 41 mW; programmable narrow-band Q-enhanced low-noise amplifier; raised-cosine DAC; reconfigurable RF A/D conversion; sampling receiver; size 0.13 mum; software-defined radio; three-tap raised-cosine finite-impulse response filter; time 1.38 ps; Band pass filters; Bandwidth; CMOS integrated circuits; Noise; Phase locked loops; Radio frequency; Receivers; direct-RF sigma-delta ADC; finite-impulse response DAC; harmonic-rejection injection-locked oscillators; integer-N phase-locked loop; narrowband programmable LNA;
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2011 IEEE
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-4244-8293-1
Electronic_ISBN :
1529-2517
DOI :
10.1109/RFIC.2011.5940594