Title :
All-digital transmitter based on ADPLL and phase synchronized delta sigma modulator
Author :
Chen, Jian ; Rong, Liang ; Jonsson, Fredrik ; Zheng, Li-Rong
Author_Institution :
iPack Vinn Excellence Center, KTH (R. Inst. of Technol.), Stockholm, Sweden
Abstract :
A novel architecture of all-digital polar transmitters is proposed, mainly composed of an all digital PLL (ADPLL) for phase modulation, a 1-bit low-pass delta sigma (ΔΣ) modulator for envelop modulation and a high efficiency class-D PA. The low noise ADPLL and high oversample ΔΣ modulator relax filter design, enabling the use of a on-chip filter. The differential signaling scheme enhances the power of the fundamental tone and suppresses DC and high harmonics. The transmitter was fabricated in a 90nm digital CMOS process, occupying 1.4 mm2. The measurement results demonstrate effectiveness of the architecture. The digital transmitter consumes 58 mW power from a 1 V supply, delivering a 6.81-dBm output.
Keywords :
CMOS digital integrated circuits; delta-sigma modulation; digital filters; digital phase locked loops; integrated circuit design; phase modulation; transmitters; ΔΣ modulator relax filter design; all digital PLL; all-digital transmitter; differential signaling scheme; digital CMOS process; envelop modulation; high efficiency class-D PA; low-pass delta sigma modulator; phase modulation; phase synchronized delta sigma modulator; power 58 mW; size 90 nm; voltage 1 V; word length 1 bit; Delay; Frequency modulation; Phase modulation; Phase noise; Radio transmitters; Tuning; ADPLL; All digital; Delta Sigma; polar transmitter; transmitter;
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2011 IEEE
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-4244-8293-1
Electronic_ISBN :
1529-2517
DOI :
10.1109/RFIC.2011.5940595