DocumentCode :
2016914
Title :
An approach to refinement checking of SysML requirements
Author :
Makartetskiy, Denis ; Sisto, Riccardo
Author_Institution :
Politec. di Torino, Torino, Italy
fYear :
2011
fDate :
5-9 Sept. 2011
Firstpage :
1
Lastpage :
4
Abstract :
During last years, the importance of safety aspects in industry has significantly increased. System engineering modeling language SysML is widely used in order to manage increasing complexity of embedded systems. Being just a modeling language, SysML does not provide integrated means of verification and validation for its models. Therefore, additional efforts are needed for checking consistency of models. This work shows efforts towards integrating embedded systems modeling with verification measures, namely, with refinement checking (checking whether a system description is really an implementation of another, more abstract, system description) applied to statemachines linked to SysML requirements. We show how such verification can be done automatically with the help of externally implemented tools.
Keywords :
embedded systems; specification languages; SysML requirements; embedded systems; refinement checking; safety aspects; system engineering modeling language; verification measures; Industries; Modeling; Presses; Safety; Semantics; Software; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies & Factory Automation (ETFA), 2011 IEEE 16th Conference on
Conference_Location :
Toulouse
ISSN :
1946-0740
Print_ISBN :
978-1-4577-0017-0
Electronic_ISBN :
1946-0740
Type :
conf
DOI :
10.1109/ETFA.2011.6059147
Filename :
6059147
Link To Document :
بازگشت