DocumentCode :
2017643
Title :
Design of a low power 4×4 multiplier based on five transistor (5-T) half adder, eight transistor (8-T) full adder & two transistor (2-T) AND gate
Author :
Mukherjee, Biswarup ; Roy, Biplab ; Biswas, Arindam ; Ghosal, Aniruddha
Author_Institution :
Dept. of ECE, NITMAS, Jhinga, India
fYear :
2015
fDate :
7-8 Feb. 2015
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we propose a new technique for implementing a low power high speed multiplier using full adder consisting of minimum no. of transistors (8-T). Multiplier circuits are used comprehensively in Application Specific Integrated Circuits (ASICs). Thus it is desirable to have high speed operation for the sub components. The explored method of implementation achieves a high speed low power design for the multiplier. Simulated results indicate the superior performance of the proposed technique over conventional CMOS multiplier. Detailed comparison of simulated results for the conventional and present method of implementation is presented.
Keywords :
CMOS logic circuits; adders; application specific integrated circuits; integrated circuit design; logic design; logic gates; multiplying circuits; transistor circuits; AND gate; ASIC; CMOS multiplier; adder; application specific integrated circuit; low power high speed multiplier; transistor; Adders; CMOS integrated circuits; CMOS technology; Integrated circuit modeling; Logic gates; Power demand; Transistors; 2-T AND; 2-T MUX; 3-TXOR; 4×4 Multiplier; 8-T Full Adder; Pass transistor logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer, Communication, Control and Information Technology (C3IT), 2015 Third International Conference on
Conference_Location :
Hooghly
Print_ISBN :
978-1-4799-4446-0
Type :
conf
DOI :
10.1109/C3IT.2015.7060143
Filename :
7060143
Link To Document :
بازگشت