DocumentCode :
2017753
Title :
VLSI architectures for recursive median filters
Author :
Chakrabarti, Chaitali
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
1
fYear :
1993
fDate :
27-30 April 1993
Firstpage :
413
Abstract :
High sample rate array architectures, stack filter-based architectures, and sorting network-based architectures for computing recursive median filters are presented. The author develops nonpipelined architectures with lower sample periods than previous architectures, and then reduces the sample period further by pipelining. Pipelining is achieved by developing recursive algorithms that have additional delays in the feedback paths, and using the delays as pipeline latches. It is shown that for two levels of pipelining, the sample period of the array and stack filter-based architectures reduces by a factor of 2; the sample period is not, however, reduced proportionately for higher levels of pipelining because of the large implementation overhead. The sample period of sorting network-based architectures, however, can be reduced to any level for most-significant-bit-first implementations.<>
Keywords :
VLSI; digital filters; parallel architectures; pipeline processing; sorting; VLSI architectures; array architectures; delays; implementation overhead; pipeline latches; pipelining; recursive median filters; sample period; sorting network-based architectures; stack filter-based architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1993. ICASSP-93., 1993 IEEE International Conference on
Conference_Location :
Minneapolis, MN, USA
ISSN :
1520-6149
Print_ISBN :
0-7803-7402-9
Type :
conf
DOI :
10.1109/ICASSP.1993.319143
Filename :
319143
Link To Document :
بازگشت