DocumentCode :
2018267
Title :
Development and Characterization of Silicon via Tapering Process for 3D System in Packaging Application
Author :
Ranganathan, Nagarajan ; Liao Ebin ; Balasubramanian, N. ; Prasad, K. ; Pey, K.L.
Author_Institution :
Inst.of Microelectron., Singapore
fYear :
2007
fDate :
11-13 July 2007
Abstract :
Through-silicon interconnection technology is considered to be a critical and enabling technology for 3-D stacking of electronic and electro-mechanical systems, which is believed to be a solution to the performance bottleneck associated with traditional and inherently long 2-D chip-to-chip interconnections. An obvious advantage in this architecture is that it leads to space saving for portable and hand-held applications. It also offers significant performance improvement for high frequency applications as the interconnection lengths and associated parasitics are reduced [1, 2]. The development of 3-D integration technologies is further motivated by shorter chip-to-chip interconnection lengths and reduced parasitics associated with wire-bonded packages for high frequency application. Hence, it is crucial to have a reliable and manufacturable through-silicon interconnect technology.
Keywords :
electronics packaging; integrated circuit interconnections; lead bonding; 3D integration technology; 3D stacking; 3D system; chip-to-chip interconnection; packaging application; silicon via tapering process; space saving; through-silicon interconnection technology; wire-bonded package; Copper; Etching; Fabrication; Integrated circuit interconnections; Packaging; Plasma applications; Plasma density; Silicon; Space technology; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2007. IPFA 2007. 14th International Symposium on the
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-1014-9
Type :
conf
DOI :
10.1109/IPFA.2007.4378105
Filename :
4378105
Link To Document :
بازگشت