DocumentCode :
2020080
Title :
A digital-optical system-on-package module architecture for high performance multiprocessors
Author :
Gee-Kung Chang ; Guidotti, Daniel ; Huang, Zhaoran ; Liu, Fuhan ; Yin-Jung Chang ; Yu, Jianjun ; Tummala, Rao R.
Author_Institution :
NSF Founded Microsyst. Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
2
fYear :
2004
fDate :
7-11 Nov. 2004
Firstpage :
581
Abstract :
This paper reports on the progress toward implementing optical-digital building blocks necessary to accomplish a system-on-package module architecture for high-performance multiprocessors. In this architecture, the memory access delay (MAD) bottleneck is minimized by using a 3-D distributed shared memory field in which high speed optical interconnects deliver data to and from each processor in a cluster to each memory controller/MX-DMX in the field, each memory controller being connected to a small cluster of main memory via a short, high aggregate speed copper bus that essentially matches the intrinsic MAD of the DRAM chip.
Keywords :
DRAM chips; integrated optoelectronics; modules; optical interconnections; packaging; shared memory systems; 3D distributed shared memory field; DRAM chip; digital-optical building blocks; high aggregate speed copper bus; high performance multiprocessors; high speed optical interconnects; intrinsic MAD; memory access delay; memory controller; memory controller/MX-DMX; system-on-package module; Clocks; Delay; High speed optical techniques; Integrated circuit interconnections; Optical fiber communication; Optical interconnections; Optical network units; Optical receivers; Optical transmitters; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Lasers and Electro-Optics Society, 2004. LEOS 2004. The 17th Annual Meeting of the IEEE
Print_ISBN :
0-7803-8557-8
Type :
conf
DOI :
10.1109/LEOS.2004.1363372
Filename :
1363372
Link To Document :
بازگشت