DocumentCode :
2021101
Title :
Techniques for reduced power and increased speed in dynamic and ratio logic circuits
Author :
Kartschoke, Paul ; Rohrer, Norman
Author_Institution :
IBM Microelectron., Essex Junction, VT, USA
Volume :
1
fYear :
1996
fDate :
18-21 Aug 1996
Firstpage :
175
Abstract :
This paper describes three techniques for increasing the usefulness of dynamic and ratio logic circuits. The first allows the power of pre-discharged ratio logic circuits to be significantly reduced. The second approach improves the speed of a dynamic and ratio logic circuit by partitioning the common heavily loaded node. Finally, a circuit approach is disclosed that implements a low threshold NFET to improve the speed of a dynamic circuit. Each technique demonstrates the use of a heavily loaded dynamic or ratioed logic NOR gate
Keywords :
CMOS logic circuits; delays; integrated circuit design; integrated logic circuits; logic partitioning; NOR gate; dynamic logic circuits; low threshold NFET; partitioning; power reduction; pre-discharged type; ratio logic circuits; speed improvement; Adders; CMOS logic circuits; Clocks; Delay; Electromigration; Force control; Inverters; Logic circuits; Microelectronics; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
Type :
conf
DOI :
10.1109/MWSCAS.1996.594079
Filename :
594079
Link To Document :
بازگشت