DocumentCode :
2021678
Title :
An FPGA implementation of dynamic reconfigurable lifting-based wavelet packet processor for real-time scalable audio coding
Author :
Petrovsky, Alexey ; Rodionov, Maxim ; Wan, Wanggen ; Petrovsky, Alexander
Author_Institution :
Dept. of Comput. Eng., Belarusian State Univ. of Inf. & Radioelectron., Minsk, Belarus
fYear :
2010
fDate :
23-25 Nov. 2010
Firstpage :
1624
Lastpage :
1630
Abstract :
In this paper, dynamic algorithm transforms (DAT) for reconfigurable real-time processor for audio application based on the adaptive wavelet packet (WP) decomposition are presented. DA T techniques is to constrain a minimum cost sub-band decomposition of wavelet transform by maximinimizing the minimum masking threshold (which is limited by the perceptual entropy) in every sub-band for the given embedded processor architecture and temporal resolution. The processor architecture is based on the implementation of the wavelet transform by means of its factoring into lifting steps. Practical reconfiguration strategies for the given processor are presented.
Keywords :
audio coding; field programmable gate arrays; wavelet transforms; FPGA implementation; adaptive wavelet packet decomposition; dynamic algorithm transforms; dynamic reconfigurable lifting; minimum cost sub-band decomposition; real-time scalable audio coding; reconfigurable real-time processor; temporal resolution; wavelet packet processor; wavelet transform; Computer architecture; Filter bank; Heuristic algorithms; Pipelines; Signal processing algorithms; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Audio Language and Image Processing (ICALIP), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5856-1
Type :
conf
DOI :
10.1109/ICALIP.2010.5685037
Filename :
5685037
Link To Document :
بازگشت