Title :
CMOS architecture of synchronous pulse-coupled neural network and its application to image processing
Author :
Ota, Yasuhiro ; Wilamowski, Bogdan M.
Author_Institution :
Image Inf. Products HeadQuarters, MINOLTA Co. Ltd., Aichi, Japan
Abstract :
This paper presents a compact architecture for a CMOS implementation of a pulse-coupled neural net (PCNN) and its application to image processing. A computational style described in this article mimics a biological neural network using pulse-stream signaling and analog summation and multiplication. The pulse-stream encoding technique utilizes pulse streams to carry information and to control the analog circuitry, while storing further analog information on the time axis. The structural form of the pulse-coupled neuron is presented first, then its application to image processing and the synchronization effect between neighboring neurons are demonstrated
Keywords :
CMOS analogue integrated circuits; image processing; image processing equipment; neural chips; neural net architecture; pulse code modulation; synchronisation; CMOS architecture; analog circuitry; analog information storage; analog multiplication; analog summation; biological neural network; computational style; image processing; neighboring neuron synchronization effect; neuron structural form; pulse-stream encoding technique; pulse-stream signaling; synchronous pulse-coupled neural network; Analog computers; Biological neural networks; Biology computing; CMOS process; Computer architecture; Computer networks; Image processing; Neural networks; Neurons; Pulse circuits;
Conference_Titel :
Industrial Electronics Society, 2000. IECON 2000. 26th Annual Confjerence of the IEEE
Conference_Location :
Nagoya
Print_ISBN :
0-7803-6456-2
DOI :
10.1109/IECON.2000.972295