DocumentCode :
2025168
Title :
Estimation of inter-symbol interference using clock pattern
Author :
Sharma, Vijender Kumar ; Tripathi, Jai Narayan ; Nagpal, Rajkumar ; Deb, Sujay ; Malik, Rakesh
Author_Institution :
Department of ECE, IIIT-Delhi, New Delhi, India
fYear :
2015
fDate :
11-14 Aug. 2015
Firstpage :
1409
Lastpage :
1412
Abstract :
Due to advancement in technology and higher demand of frequency, the effect of jitter components, especially inter-symbol interference (ISI), plays significant impact on performance of high speed serial links. The analysis of jitter components is useful for testing of high speed circuits. In this paper, an efficient methodology for estimation of inter-symbol interference using clock pattern is described and a brief overview of other jitter components segregation techniques are introduced. This methodology is implemented in MATLAB and the results are efficiently verified with other CAD tools such as Agilent ADS and with adaptive filtration method (also known as equalization method). The error percentages in proposed method are within 12%.
Keywords :
Clocks; Jitter; Packaging; adaptive filter; clock pattern; high-speed serial link; inter-symbol interference; jitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology (ICEPT), 2015 16th International Conference on
Conference_Location :
Changsha, China
Type :
conf
DOI :
10.1109/ICEPT.2015.7236844
Filename :
7236844
Link To Document :
بازگشت