DocumentCode :
2025925
Title :
A multi-threaded coarse-grained array processor for wireless baseband
Author :
Vander Aa, Tom ; Palkovic, Martin ; Hartmann, Matthias ; Raghavan, Praveen ; Dejonghe, Antoine ; Van der Perre, Liesbet
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2011
fDate :
5-6 June 2011
Firstpage :
102
Lastpage :
107
Abstract :
Throughput of wireless communication standards ever increases. Computation requirements for systems implementing those standards increase even more. On battery operated devices, next to high performance a low power implementation is also crucial. Reaching this is only possible by utilizing parallelizations at all levels. The ADRES processor is an embedded coarse-grained reconfigurable baseband processor that already could exploit Data Level Parallelism (DLP), Instruction Level Parallelism (ILP) efficiently. In this paper we present extensions to ADRES to also exploit Task Level Parallelism (TLP) efficiently. We show how we reduce the overhead in communication and synchronization between tasks and demonstrate this on a mapping of an 802.11n 300Mbps standard.
Keywords :
embedded systems; microprocessor chips; multi-threading; wireless LAN; ADRES processor; IEEE 802.11n; bit rate 300 Mbit/s; embedded coarse grained reconfigurable baseband processor; multithreaded coarse grained array processor; task level parallelism; wireless baseband; Baseband; Instruction sets; Parallel processing; Payloads; Synchronization; VLIW; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Processors (SASP), 2011 IEEE 9th Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4577-1212-8
Type :
conf
DOI :
10.1109/SASP.2011.5941087
Filename :
5941087
Link To Document :
بازگشت