DocumentCode :
2026104
Title :
Implementation of a 30 ps resolution time to digital converter in FPGA
Author :
Narasimman, Raguvaran ; Prabhakar, Anil ; Chandrachoodan, Nitin
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol. - Madras, Chennai, India
fYear :
2015
fDate :
29-30 Jan. 2015
Firstpage :
12
Lastpage :
17
Abstract :
We present the design of a wide range and high resolution time to digital converter (TDC) on FPGA. The multiplexers present in the dedicated carry chain on the FPGA are used in the presented architecture to create the delay line for the conversion. The TDC has been implemented on Spartan-3E FPGA from Xilinx and a resolution of about 30 ps was achieved. The TDC was calibrated against test signals generated using the digital clock manager and varying lengths of wire to generate the controlled delays. With the high resolution TDC implemented, we have realized a wide range (coarse grain and fine grain) TDC and demonstrated the same by performing the jitter measurements for the applied input pulse.
Keywords :
calibration; delay lines; field programmable gate arrays; jitter; signal generators; time-digital conversion; Spartan-3E FPGA; TDC; Xilinx; calibration; delay line; digital clock manager; jitter measurement; signal generator; time 30 ps; time to digital converter; wire; Clocks; Delay lines; Delays; Field programmable gate arrays; Latches; Multiplexing; Optical buffering;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Computer Networks & Automated Verification (EDCAV), 2015 International Conference on
Conference_Location :
Shillong
Print_ISBN :
978-1-4799-6207-5
Type :
conf
DOI :
10.1109/EDCAV.2015.7060530
Filename :
7060530
Link To Document :
بازگشت