DocumentCode :
2026667
Title :
An algorithm for Via minimization in two layer channel routing of VLSI design
Author :
Das, Subrata ; Choudhury, Nikumani ; Barua, Leena ; Khan, Ajoy Kr
Author_Institution :
Dept. of Inf. Technol., Assam Univ. Silchar, Silchar, India
fYear :
2015
fDate :
29-30 Jan. 2015
Firstpage :
125
Lastpage :
129
Abstract :
Via minimization plays an increasingly important role in the routing phase in the design process of VLSI circuits and systems. A via is an electrical connection that establishes the connectivity between two layers. Vias are established at points where a net changes layer. But if the number of vias is more, then it not only reduces the reliability of the product but also causes delay and affects the circuit performance. Therefore, via minimization plays an increasingly vital role in the efficient yield of the circuit. In this paper, we devise an algorithm for reducing the number of vias by using the concepts of maximum independent set, net intersection graph and segment intersection graph. Also in this approach the number of horizontal tracks is minimized, thus minimizing the routing area.
Keywords :
integrated circuit design; integrated circuit interconnections; network routing; network theory (graphs); vias; VLSI design; integrated circuit yield; two layer channel routing; via minimization; Algorithm design and analysis; Integrated circuit interconnections; Layout; Minimization; Routing; Very large scale integration; Wires; Channel routing; horizontal track; maximum independent set; net intersection graph; routing area; segment intersection graph; via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Computer Networks & Automated Verification (EDCAV), 2015 International Conference on
Conference_Location :
Shillong
Print_ISBN :
978-1-4799-6207-5
Type :
conf
DOI :
10.1109/EDCAV.2015.7060552
Filename :
7060552
Link To Document :
بازگشت