DocumentCode :
2026726
Title :
Reducing the power consumption in FPGAs with keeping a high performance level
Author :
Garcia G., A.D. ; Burleson, Wayne P. ; Danger, Jean Luc
Author_Institution :
Dept. of Commun. & Electron. Eng., Ecole Nat. Superieure des Telecommun., Paris, France
fYear :
2000
fDate :
2000
Firstpage :
47
Lastpage :
52
Abstract :
Power consumption is becoming an important constraint in VLSI design because of the increase of wireless and portable battery powered applications. On the other hand, the use of Field Programmable Gate Arrays (FPGAs) has been increasing largely due to the ability to rapidly develop prototypes with reduced development times and costs. A well known technique for low power operation in VLSI using the lowest possible supply voltage coupled with an architectural optimization is used to save power even when it increases silicon area. This technique implemented in FPGAs can represent several advantages. Since D-type flip-flops (DFFs) are for free inside each logic cell, pipeline architectures match naturally in FPGAs. Finally, some commercial FPGAs can work using a low supply voltage with no dramatic performance degradation
Keywords :
CMOS logic circuits; VLSI; circuit optimisation; field programmable gate arrays; integrated circuit design; logic design; low-power electronics; D-type flip-flops; FPGAs; VLSI design; architectural optimization; field programmable gate arrays; high performance level; low power operation; low supply voltage; pipeline architectures; power consumption reduction; Batteries; Costs; Energy consumption; Field programmable gate arrays; Flip-flops; Logic; Prototypes; Silicon; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2000. Proceedings. IEEE Computer Society Workshop on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-0534-1
Type :
conf
DOI :
10.1109/IWV.2000.844529
Filename :
844529
Link To Document :
بازگشت