Title :
Reconfigurable low energy multiplier for multimedia system design
Author :
Kim, Suhwan ; Papaefthymiou, Marios C.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Abstract :
This paper proposes a reconfigurable pipelined multiplier architecture that achieves high performance and very low energy dissipation by adapting its structure to computational requirements over time. In this reconfigurable multiplier energy is saved by disabling and bypassing an appropriate number of pipeline stages whenever input data rates are low. To evaluate the efficiency of our multiplier architecture, we have designed a multiplier-based inverse quantizer (IQ) for MPEG-2 MP@ML. Pipelines are dynamically reconfigured according to the size of the picture and the number of nonzero quantized DCT coefficients per block. In comparison with corresponding multiplier implementations that use conventional pipelines, our reconfigurable multipliers dissipate about 31-58% less energy. Relative energy savings increase with decreasing data rates, since our reconfigurable structures stay in a low energy configuration for proportionately longer time
Keywords :
CMOS digital integrated circuits; digital signal processing chips; low-power electronics; multimedia systems; multiplying circuits; pipeline arithmetic; quantisation (signal); reconfigurable architectures; video coding; DSP; MPEG video processing; MPEG-2 MP@ML; dynamically reconfigurable pipelines; low energy configuration; multimedia system design; multiplier-based inverse quantizer; nonzero quantized DCT coefficients; reconfigurable low energy multiplier; Clocks; Discrete cosine transforms; Energy consumption; Energy dissipation; Energy efficiency; Multimedia systems; Pipeline processing; Registers; Throughput; Voltage;
Conference_Titel :
VLSI, 2000. Proceedings. IEEE Computer Society Workshop on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-0534-1
DOI :
10.1109/IWV.2000.844541