DocumentCode :
2027802
Title :
Models for embedded application mapping onto NoCs: timing analysis
Author :
Marcon, César ; Kreutz, Márcio ; Susin, Altamiro ; Calazans, Ney
Author_Institution :
Instituto de Informatics, Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2005
fDate :
8-10 June 2005
Firstpage :
17
Lastpage :
23
Abstract :
Networks-on-chip (NoCs) are an emergent communication infrastructure, which can be designed to deal with growing system complexity and technology evolution. The efficient use of NoCs needs techniques for application cores mapping, allowing reducing the message latency and consequently the overall execution time. To obtain mappings that fulfill the requirements during high-level design, appropriate models for NoCs and application cores become mandatory. High abstraction levels modeling may lead to unreliable estimates. On the other hand, detailed models may imply complex algorithms and high computational effort, with unacceptable computation time to get satisfactory results. NoC modeling for latency estimation requires capturing some infrastructure characteristics like topology and routing policies. Application cores models have to capture the application behavior, in terms of computation and/or communication. For instance, communication weighted models (CWM) and communication dependence model (CDM) consider only application communication aspects. However, the communication dependence and computation model (CDCM) consider both aspects of an application. This work compares these three models, according to their algorithm complexity and accuracy to model the application performance. We show that depending on the application characteristics, one of the models can be more suitable than the others.
Keywords :
computational complexity; embedded systems; formal specification; formal verification; system-on-chip; NoC; communication dependence model; communication infrastructure; communication weighted model; complex algorithm; embedded application; high abstraction level; high-level design; message latency; networks-on-chip; system complexity; timing analysis; Asynchronous communication; Communication channels; Computational modeling; Delay; Design methodology; Network-on-a-chip; Routing; Tiles; Timing; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 2005. (RSP 2005). The 16th IEEE International Workshop on
ISSN :
1074-6005
Print_ISBN :
0-7695-2361-7
Type :
conf
DOI :
10.1109/RSP.2005.33
Filename :
1509428
Link To Document :
بازگشت