DocumentCode
2029158
Title
A hardware acceleration of a real time video processing
Author
Touil, Lamjed ; Ben Abdelali, Abdessalem ; Abdelatif, Mtibaa
Author_Institution
Lab. EμE, Univ. of Monastir, Monastir, Tunisia
fYear
2012
fDate
25-28 March 2012
Firstpage
862
Lastpage
865
Abstract
This paper presents a method based on Edge histogram descriptor to accelerate shot cut detector algorithm for real-time applications. In fact, before any content-based manipulations, the hierarchical structure of video must be determined and software pure solution is not suitable for this application due of constraints imposed by this algorithm. In this context we have used a Field Programmable Gate Array (FPGA) integrated architecture to accelerate this treatment.
Keywords
field programmable gate arrays; video signal processing; FPGA integrated architecture; content-based manipulation; edge histogram descriptor; field programmable gate array; hardware acceleration; real time video processing; short cut detector algorithm; video hierarchical structure; Computer architecture; Field programmable gate arrays; Hardware; Histograms; Image edge detection; Real time systems; Streaming media;
fLanguage
English
Publisher
ieee
Conference_Titel
Electrotechnical Conference (MELECON), 2012 16th IEEE Mediterranean
Conference_Location
Yasmine Hammamet
ISSN
2158-8473
Print_ISBN
978-1-4673-0782-6
Type
conf
DOI
10.1109/MELCON.2012.6196565
Filename
6196565
Link To Document