DocumentCode :
2029471
Title :
Architecture of a Dynamically Reconfigurable NoC for Adaptive Reconfigurable MPSoC
Author :
Ahmad, B. ; Erdogan, Ahmet T. ; Khawam, Sami
Author_Institution :
Sch. of Electron. & Eng., Edinburgh Univ.
fYear :
2006
fDate :
15-18 June 2006
Firstpage :
405
Lastpage :
411
Abstract :
This paper describes the architecture of our dynamically reconfigurable network-on-chip (NoC) architecture that has been proposed for reconfigurable multiprocessor system-on-chip (MPSoC), as a solution to the increased communication needs, low silicon cost, quality of service and scalability of network in mind. The novelty of the proposed NoC lies in the fact that it dynamically configures itself with respect to routing, switching and data packet size with the changing communication requirements of the system at run time, thus aiming to provide low latency, low power and high data throughput. Simulation results and a prototype implementation of the idea have shown its efficiency when simulated under different traffic condition at a negligible area overhead
Keywords :
multiprocessor interconnection networks; network-on-chip; packet switching; quality of service; reconfigurable architectures; telecommunication network routing; telecommunication traffic; adaptive reconfigurable multiprocessor system-on-chip; data packet size; dynamically reconfigurable NoC architecture; network routing; network switching; network traffic; quality of service; Communication switching; Costs; Delay; Multiprocessing systems; Network-on-a-chip; Packet switching; Quality of service; Routing; Scalability; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2006. AHS 2006. First NASA/ESA Conference on
Conference_Location :
Istanbul
Print_ISBN :
0-7695-2614-4
Type :
conf
DOI :
10.1109/AHS.2006.25
Filename :
1638192
Link To Document :
بازگشت