DocumentCode :
2030611
Title :
Exploring the effect of LUT and arity size on a tree-based application specific inflexible FPGA
Author :
Farooq, Umer ; Parvez, Husain ; Amouri, Emna ; Mehrez, Habib ; Marrakchi, Zied
Author_Institution :
LIP6, UPMC Paris, Paris, France
fYear :
2011
fDate :
6-8 April 2011
Firstpage :
1
Lastpage :
6
Abstract :
An application specific inflexible FPGA (ASIF) is an FPGA with reduced flexibility and improved density. An ASIF is reduced from an FPGA for a predefined set of applications that operate at mutually exclusive times. This work presents a new tree-based ASIF and uses a set of 16 MCNC benchmarks to explore the effect of lookup table (LUT) and arity size on it and results are then compared with those of mesh-based ASIF. For tree-based ASIF, LUT size is varied from 3 to 7 while arity size is varied from 4 to 8 and 16. Experimental results show that smaller LUTs with higher arity sizes produce good area results but poor performance results. Finally experimental results show that LUT 4 with arity 16 gives best area-delay product and compared to mesh-based ASIF, this combination gives 12% routing area gain.
Keywords :
application specific integrated circuits; field programmable gate arrays; table lookup; arity size; lookup table; tree-based ASIF; tree-based application specific inflexible FPGA; Field programmable gate arrays; Optimization; Partitioning algorithms; Routing; Switches; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2011 6th International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-61284-899-0
Type :
conf
DOI :
10.1109/DTIS.2011.5941426
Filename :
5941426
Link To Document :
بازگشت