DocumentCode :
2031245
Title :
A new approach in the implementation of test generation algorithms for programmable logic arrays
Author :
Cruz, Alfredo
Author_Institution :
Dept. of Comput. Inf. Syst., Technol. Univ., Hato Rey, Puerto Rico
Volume :
1
fYear :
1996
fDate :
18-21 Aug 1996
Firstpage :
303
Abstract :
A new approach was used in the development of the implementation of a minimal test vector generation algorithm for single and multiple fault detection in a PLA. The conversion of product terms from binary notation to decimal notation simplifies the development of the C language subroutines used for the implementation. The ordered position in our approach allows us to find a complete test vector in a single comparison in some instances and makes it feasible to find complete test vectors having a dH=k in an n-dimensional subspace, e.g. even if 99.21875% of the minterms in an 8-dimensional subspace are bounded
Keywords :
automatic test software; integrated circuit testing; logic testing; programmable logic arrays; subroutines; C language subroutines; PLA testing; multiple fault detection; programmable logic arrays; single fault detection; test generation algorithms; test vectors; Algorithms; Circuit faults; Circuit testing; Fault detection; Hamming distance; Information systems; Lead compounds; Logic testing; Manufacturing processes; Programmable logic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
Type :
conf
DOI :
10.1109/MWSCAS.1996.594145
Filename :
594145
Link To Document :
بازگشت