DocumentCode :
2031537
Title :
Exploiting Spatial and Temporal Parallelism in the Multithreaded Node Architecture Implemented on Superscalar RISC Processors
Author :
Hwang, D.J. ; Cho, S.H. ; Kim, Y.D. ; Han, S.Y.
Author_Institution :
SungKyunKwan University
Volume :
1
fYear :
1993
fDate :
16-20 Aug. 1993
Firstpage :
51
Lastpage :
54
Abstract :
In most multithreaded node architectures moti¿ vated by the dataflow computational model, spatial parallelism could not be exploited at the thread level due to the resource deficit incurred by their inter nal organization. So we proposed a node architecture exploiting both spatial and temporal parallelism of a program. A multi-port non-blocking data cache is in corporated into our design to cope with the excessive data bandwidth required in parallel execution of mul tiple threads. The proposed node architecture may contribute to greatly reducing communication latency through the interconnection network. Simulation re sults show that parallel loops can be executed on this architecture more efficiently than on other competi tive ones.
Keywords :
Analytical models; Computational modeling; Computer architecture; Computer science; Delay; Parallel processing; Pipelines; Reduced instruction set computing; Statistics; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 1993. ICPP 1993. International Conference on
Conference_Location :
Syracuse, NY, USA
ISSN :
0190-3918
Print_ISBN :
0-8493-8983-6
Type :
conf
DOI :
10.1109/ICPP.1993.85
Filename :
4134113
Link To Document :
بازگشت