DocumentCode :
2032164
Title :
Wafer level 3D system integration based on silicon interposers with through silicon vias
Author :
Zoschke, K. ; Oppermann, H. ; Manier, C.-A. ; Ndip, Ivan ; Puschmann, Rene ; Ehrmann, O. ; Wolf, J. ; Lang, K.-D.
Author_Institution :
Fraunhofer IZM, Berlin, Germany
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
8
Lastpage :
13
Abstract :
This paper presents a detailed description of the fabrication steps for wafer level processing of silicon interposers with copper filled TSVs as well as their subsequent assembly treatment. The electrical performance and characterization of the TSVs is also discussed. The interposers are created at 200 mm or 300 mm silicon wafers. The fabrication processes include deep reactive ion etching, TSV side wall isolation, PVD seed layer deposition, TSV filling by copper electroplating, wafer front side redistribution, temporary wafer bonding, wafer thinning by mechanical grinding, CMP, silicon dry etching, PECVD, silicon oxide dry etching and wafer backside redistribution. Depending on the final device application, after backside processing a component assembly is done directly at the interposer backside. In other cases, the interposer wafers are either released from the carrier wafers or transfer bonded so that their front side can be accessed again and the component assembly can be done. Finally, the assembled interposers can be release from their carrier wafers and singulated or run into further processes like molding or hermetic sealing by wafer to wafer bonding using suitable capwafers. In the following sections, important technological aspects of interposer fabrication and assembly as well as results from electrical characterizations will be presented. Detailed discussion of produced evaluation devices will explain and outline the versatility of the silicon interposer approach to be a flexible base technology for different application scenarios.
Keywords :
chemical mechanical polishing; electroplating; elemental semiconductors; etching; grinding; plasma CVD; silicon; sputter etching; three-dimensional integrated circuits; wafer bonding; CMP; PECVD; PVD seed layer deposition; Si; TSV characterization; TSV filling; TSV side wall isolation; assembly treatment; backside processing; capwafers; carrier wafers; component assembly; copper electroplating; copper-filled TSV; deep reactive ion etching; electrical characterizations; electrical performance; evaluation devices; fabrication process; fabrication steps; hermetic sealing; interposer backside; interposer fabrication; interposer wafers; mechanical grinding; molding; silicon interposer approach; silicon oxide dry etching; silicon wafers; temporary wafer bonding; through silicon vias; wafer backside redistribution; wafer front side redistribution; wafer level 3D system integration; wafer level processing; wafer thinning; wafer-to-wafer bonding; Assembly; Copper; Fabrication; Silicon; Through-silicon vias; Transmission line measurements; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2012 IEEE 14th
Conference_Location :
Singapore
Print_ISBN :
978-1-4673-4553-8
Electronic_ISBN :
978-1-4673-4551-4
Type :
conf
DOI :
10.1109/EPTC.2012.6507041
Filename :
6507041
Link To Document :
بازگشت