DocumentCode :
2032548
Title :
Analysis of Single Halo Double Gate MOSFETs using high-k dielectrics
Author :
Nirmal ; Shruti, K. ; Thomas, Divya Mary ; Samuel, Patrick Chella ; Kumar, Vijaya ; Mohankumar
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
Volume :
1
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
26
Lastpage :
30
Abstract :
Double-gate (DG) MOSFETs came into popularity because of its excellent scalability and better immunity to Short Channel Effects. They are used for CMOS applications beyond the 70 nm node of the SIA roadmaap. However DG devices with channel lengths below 100nm show considerable leakage current and threshold voltage roll off. In this paper, we investigate the influence of channel engineering on the performances of Double Gate (DG) MOSFETs using high-k dielectrics for system-on-chip applications. A Single Halo Double Gate (SH DG) MOSFET is simulated using 2D device simulator and performance is analysed for parameters such as Early voltage, electron velocity and electron mobility. The impact of high-k gate dielectrics on the device short channel performance is studied over a wide range of dielectric permittivity. The device shows 20% increase in drain current as compared to conventional MOSFET. The integration of high-k gate dielectrics further enhances the performance. Drain current increases by 28% and early voltage increases by 34% as the dielectric value increases. The electron velocity also increases with increasing dielectric value.
Keywords :
CMOS integrated circuits; MOSFET; high-k dielectric thin films; leakage currents; permittivity; system-on-chip; 2D device simulator; CMOS applications; SIA roadmaap; dielectric permittivity; double gate MOSFET; electron mobility; electron velocity; high-k gate dielectrics; leakage current; short channel effects; system-on-chip; Dielectrics; High K dielectric materials; Logic gates; MOSFETs; Performance evaluation; Threshold voltage; Equivalent Oxide Thickness; Lateral Asymmetric Channel; System-On-Chip; Threshold voltage roll-off;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941553
Filename :
5941553
Link To Document :
بازگشت