DocumentCode :
2032572
Title :
Hardware Support for Fast Reconfigurability in Progress Arrays
Author :
Maresca, M. ; Li, H. ; Baglietto, P.
Author_Institution :
University of Genova, Italy
Volume :
1
fYear :
1993
fDate :
16-20 Aug. 1993
Firstpage :
282
Lastpage :
289
Abstract :
Massively parallel computers are implemented by means of modules at different packaging levels. This paper discusses a hierarchical node clustering scheme (HNC) for packaging a class of reconfigurable processor arrays called Polymorphic Processor Array (PPA) which uses circuit-switchingbased routers at each node to deliver a different topology at every instruction. The PPA family suffers from an unknown signal delay between arbitrary two nodes connected by the circuited-switched paths. This either forces the hardware clock to compromise to the worst signal delay or makes the software dependent on the system size. The use of the HNC scheme allows to obtain communication speed-up and automatic control, at the compiler level, over signal propagation delay.
Keywords :
Circuits; Computational modeling; Concurrent computing; Hardware; Hypercubes; Packaging; Parallel processing; Propagation delay; Switches; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 1993. ICPP 1993. International Conference on
Conference_Location :
Syracuse, NY, USA
ISSN :
0190-3918
Print_ISBN :
0-8493-8983-6
Type :
conf
DOI :
10.1109/ICPP.1993.97
Filename :
4134154
Link To Document :
بازگشت