DocumentCode :
2033150
Title :
Static power reduction utilizing data dependency in MBFA topologies
Author :
Garg, Prashant ; Chasta, Neeraj ; Maheshwari, Mohit ; Nagchoudhuri, Dipankar
Author_Institution :
Dhirubhai Ambani Inst. of Inf. & Commun. Technol., Gandhinagar, India
Volume :
1
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
122
Lastpage :
125
Abstract :
In this paper, we discusses the concept of data dependency in Majority Based Full Adder (MBFA) topologies. MBFA topologies promise better area requirements over the conventional adders as the number of transistors are reduced. Use of single Vt transistors for the realization of these adders leads to increase in power consumption when compared to other topologies, but taking the dependency of power consumption on incoming data stream in to consideration a significant improvement in power requirement can be achieved. Two addressing schemes are proposed to help in improvement of power consumption of MBFA to half values, when used in address calculation. The adders are studied in 180 nm CMOS process technology using a supply voltage of 1.8 V.
Keywords :
CMOS integrated circuits; adders; power consumption; CMOS process technology; MBFA topologies; data dependency; majority based full adder; power consumption; power requirement; size 180 nm; static power reduction; voltage 1.8 V; Adders; Delay; Layout; Power demand; Power dissipation; Topology; Transistors; Addressing Schemes; Data Dependency; Majority Based Full Adders;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941573
Filename :
5941573
Link To Document :
بازگشت