DocumentCode :
2033908
Title :
A very fast and low power carry select adder circuit
Author :
Sakthikumaran, Samiappa ; Salivahanan, S. ; Bhaaskaran, V. S Kanchana ; Kavinilavu, V. ; Brindha, B. ; Vinoth, C.
Author_Institution :
Dept. of Electron. & Commun. Eng., SSN Coll. of Eng., Chennai, India
Volume :
1
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
273
Lastpage :
276
Abstract :
Carry Select Adder (CSA) is known to be the fastest adder among the conventional adder structures. It is used in many data processing units for realizing faster arithmetic operations. In this paper, we present an innovative CSA architecture. It employs a novel incrementer circuit in the interim stages of the CSA. Validation of the proposed design is done through design and implementation of 16, 32 and 64-bit adder circuits. Comparisons with existing conventional fast adder architectures have been made to prove its efficiency. The performance analysis shows that the proposed architecture achieves three fold advantages in terms of delay-area-power.
Keywords :
adders; logic design; arithmetic operation; carry select adder circuit; data processing units; delay-area-power advantage; incrementer circuit; Adders; Computer architecture; Computers; Delay; Multiplexing; Power demand; Very large scale integration; Carry save Adder; Carry select Adder; Fast Adders; Incrementer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941604
Filename :
5941604
Link To Document :
بازگشت