Title :
Large die size lead free flip chip ball grid array packaging considerations for 28nm fab technology
Author :
Liao, Jilong ; Bachman, Mark ; Osenbach, J.
Author_Institution :
LSI Corp. (Taiwan), Hsinchu, Taiwan
Abstract :
Manufacture of highly reliable lead free flip chip devices made in 40nm technology has recently been reported by the authors via the use of large test chips in 42.5×42.5mm body size. These test die were designed to ensure that package die interactions as related to degradation of the dielectric and metal stack used in 40nm silicon technology with lead free bumps could be rigorously evaluated for long term reliability. The work discussed in this paper expands upon the 40nm work to 28nm devices. Additionally, the work was extended to include not only the metal and dielectric stack evaluations but also active transistor and circuit evaluation. This was done to ensure any possible adverse package die interaction effects were captured and addressed via material and process changes. Finally assembled packages were obtained from two different OSATs. The work is summarized in this paper. The data clearly show 28nm active devices assembled with the same processes and bill of materials developed for reliable 40nm large die flip chip packages are robust and reliable.
Keywords :
assembling; ball grid arrays; flip-chip devices; semiconductor device manufacture; semiconductor device packaging; semiconductor device reliability; semiconductor device testing; transistor circuits; OSAT; active device assembly; active transistor; assembled package; bill of materials; circuit evaluation; die flip chip package; dielectric stack; fab technology; large die size lead free flip chip ball grid array packaging; lead free bump; lead free flip chip device manufacture; long term reliability; material change; metal stack; package die interaction effect; process change; silicon technology; size 28 nm; size 40 nm; test chip; test die; Bills of materials; Dielectrics; Flip-chip devices; Materials; Reliability; Stress; Vehicles;
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2012 IEEE 14th
Conference_Location :
Singapore
Print_ISBN :
978-1-4673-4553-8
Electronic_ISBN :
978-1-4673-4551-4
DOI :
10.1109/EPTC.2012.6507118