DocumentCode :
2034879
Title :
Modeling and characterization of the thermal performance of advanced packaging materials in the flip-chip BGA and QFN packages
Author :
Hoe, Yen Yi Germaine ; Yap Guan Jie ; Rao, V. Srinivasa ; Rhee, Min Woo Daniel
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
525
Lastpage :
532
Abstract :
This work describes an investigation into the performance of packaging materials, developed with a specific aim in improving thermal performance, such as silver-sintered materials that perform both die-attach and thermal-interface-material (TIM) duties. The test vehicles under study consist of a flip-chip BGA package (die size: 10.2×10.2×0.3mm in a package of 21×21×1.5mm) and a molded QFN package (thin die size: 5×5×0.070mm in a package of 8×8×0.7mm) Parametric thermal modeling using Finite-Volume-Method Simulation thermal modeling software covers the effect on package thermal resistance (junction-to-case) due to package geometry parameters, interface thickness (bond-line thickness), void coverage, thermal conductivity and contact resistance. In addition to steady-state thermal resistance, transient analysis of the QFN structure under a high frequency operational power profile is also investigated. Finally, experimental thermal characterization of the device for thermal resistance (junction-to-case) is also conducted under time-zero conditions and post-reliability tests (such as Moisture Sensitivity (JESD22-A113-D MSL3 and MSL1), Temperature Cycling (JESD22-A104-G TC-condition B or C), High Temperature Storage (HTS, +150°C and 1000 hours) and Unbiased Highly-Accelerated Stress Test (HAST)).
Keywords :
ball grid arrays; contact resistance; finite volume methods; flip-chip devices; microassembling; thermal resistance; HAST; JESD22-A113-D MSL1; JESD22-A113-D MSL3; QFN packages; bond-line thickness; contact resistance; die-attach; finite-volume-method; flip-chip BGA packages; interface thickness; moisture sensitivity; package thermal resistance; packaging materials; parametric thermal modeling; quad-flat-no-lead package; reliability tests; silver-sintered materials; temperature cycling; temperature storage; thermal conductivity; thermal modeling software; thermal-interface-material duties; time-zero conditions; unbiased highly-accelerated stress test; void coverage; Conductivity; Electronic packaging thermal management; Materials; Thermal conductivity; Thermal resistance; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2012 IEEE 14th
Conference_Location :
Singapore
Print_ISBN :
978-1-4673-4553-8
Electronic_ISBN :
978-1-4673-4551-4
Type :
conf
DOI :
10.1109/EPTC.2012.6507138
Filename :
6507138
Link To Document :
بازگشت