DocumentCode :
2035402
Title :
Application-Specific Network-on-Chip synthesis with topology-aware floorplanning
Author :
Huang, Bo ; Chen, Song ; Zhong, Wei ; Yoshimura, Takeshi
Author_Institution :
Grad. Sch. of Inf. Production & Syst., Waseda Univ., Kitakyushu, Japan
fYear :
2012
fDate :
Aug. 30 2012-Sept. 2 2012
Firstpage :
1
Lastpage :
6
Abstract :
Application-Specific Network-on-Chip (ASNoC) architecture is more promising than regular network-on-Chip(NoC) for some particular applications. In ASNoC Design, one of the key challenges is to generate the most suitable and power efficient NoC topology. In previous works, the placement of the cores and network components, and the path allocation are explored separately. However, the path allocation strongly depends on the placement of cores and network components. In this paper, we integrate these steps together through the floorplanning with the cluster reconstruction and path allocation (FCRPA). Several SoC benchmarks have been tested and the results showed improvements over the latest works.
Keywords :
integrated circuit layout; network-on-chip; ASNoC architecture; ASNoC design; FCRPA; SoC benchmarks; application-specific network-on-chip synthesis; cluster reconstruction and path allocation; network components; path allocation; power efficient NoC topology; topology-aware floorplanning; Clustering algorithms; Network topology; Power demand; Resource management; System-on-a-chip; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design (SBCCI), 2012 25th Symposium on
Conference_Location :
Brasilia
Print_ISBN :
978-1-4673-2606-3
Type :
conf
DOI :
10.1109/SBCCI.2012.6344421
Filename :
6344421
Link To Document :
بازگشت