DocumentCode :
2035547
Title :
Evaluating the relative effect of process variations and switching patterns on bus performance towards nano-scale interconnects
Author :
Nurmi, T. ; Tuuna, Sampo ; Isoaho, Jouni
Author_Institution :
Dept. of Inf. Technol., Turku Univ., Finland
Volume :
1
fYear :
2005
fDate :
14-15 July 2005
Firstpage :
59
Abstract :
In this paper the authors examined and compared the relative contribution between a switching pattern and process parameter variation on bus performance. The authors concentrated on interconnect parameter variation in global bus interconnects. The variation of the parameter values between individual interconnects occurs when process technologies head towards nano-scale. In addition to this "passive" process-dependent parameter variation active variation in interconnect performance due to switching data patterns in adjacent wires of a bus structure were examined. A noise voltage in a quiet wire and the propagation delay of a signal are performance metrics in the comparisons. The effect of signal rise time is also considered. The comparisons were made using International Technology Roadmaps for Semiconductors (ITRS) from a 180-nm half-pitch node to a 22-nm node.
Keywords :
integrated circuit interconnections; performance evaluation; semiconductor technology; bus performance; global bus interconnects; nanoscale interconnects; noise voltage; process variations effect; propagation delay; rise time; switching patterns; Chemical processes; Communication switching; Copper; Crosstalk; Integrated circuit interconnections; Integrated circuit technology; Propagation delay; Signal processing; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
Type :
conf
DOI :
10.1109/ISSCS.2005.1509850
Filename :
1509850
Link To Document :
بازگشت