DocumentCode :
2035820
Title :
SystemC/TLM flow for SoC design and verification
Author :
Soto, Manuel F. ; Rodriguez, J.Agustin ; Fillottrani, Pablo R.
Author_Institution :
CMNB-BHI, INTI
fYear :
2015
fDate :
30-31 July 2015
Firstpage :
37
Lastpage :
42
Abstract :
As systems grow in complexity, their verification becomes a bottleneck on the design flow. In this paper we propose a top-down methodology to perform the complete flow from specifications to Register Transfer Level (RTL). Different abstraction levels such as Transaction Level Modeling (TLM) allows early system verification (with simulation or formal methods), reducing the risk of long redesign cycles. The methodology is validated by showing a case study.
Keywords :
Object oriented modeling; Sorting; System-level design; System-on-chip; Time-domain analysis; Time-varying systems; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Micro-Nanoelectronics, Technology and Applications (EAMTA), 2015 Argentine School of
Conference_Location :
Villa Maria, Argentina
Print_ISBN :
978-1-4799-8017-8
Type :
conf
DOI :
10.1109/EAMTA.2015.7237376
Filename :
7237376
Link To Document :
بازگشت