Title :
A novel pipelined multiplier for high-speed DSP applications
Author :
Khatibzadeh, Amir ; Raahemifar, Kaamran
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
Abstract :
This paper presents a design of 8-bit × 8-bit unsigned multiplier for high-speed digital signal processing (DSP) applications. High-speed is achieved by a new architecture implementing the earlier multiplication technique (Khatibzadeh et al., 2005) in conventional register pipelining at the bit level. The multiplier is designed employing 0.18-μm CMOS process. HSPICE simulation results indicate that the proposed design performs multiplication rates up to 6 GHz under the supply voltage of 1.8V or 3.3 GHz under 1.4 V with about 25% times less power consumption. The comparison with Baugh-Wooley multiplier with same topology of the common elements shows that the multiplier consumes only 63% of the power of Baugh-Wooley multiplier with 40% reduction in latency.
Keywords :
CMOS logic circuits; digital signal processing chips; high-speed integrated circuits; logic CAD; pipeline arithmetic; 0.18 micron; 1.4 V; 1.8 V; 3.3 GHz; Baugh-Wooley multiplier; HSPICE simulation; digital signal processing; high speed DSP; pipelined multiplier; unsigned multiplier; Adders; Algorithm design and analysis; Application software; Computer architecture; Design engineering; Digital signal processing; Pipelines; Signal processing algorithms; Throughput; Voltage;
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
DOI :
10.1109/ISSCS.2005.1509862